# VMIVME-2510B 64-Bit TTL I/O Megamodule

**Product Manual** 





#### **COPYRIGHT AND TRADEMARKS**

© Copyright 2003. The information in this document has been carefully checked and is believed to be entirely reliable. While all reasonable efforts to ensure accuracy have been taken in the preparation of this manual, VMIC assumes no responsibility resulting from omissions or errors in this manual, or from the use of information contained herein.

VMIC reserves the right to make any changes, without notice, to this or any of VMIC's products to improve reliability, performance, function, or design.

VMIC does not assume any liability arising out of the application or use of any product or circuit described herein; nor does VMIC convey any license under its patent rights or the rights of others.

For warranty and repair policies, refer to VMIC's Standard Conditions of Sale.

AMXbus, BITMODULE, COSMODULE, DMAbus, IOMax, IOWorks Foundation, IOWorks Manager, IOWorks Server, MAGICWARE, MEGAMODULE, PLC ACCELERATOR (ACCELERATION), Quick Link, RTnet, Soft Logic Link, SRTbus, TESTCAL, "The Next Generation PLC", The PLC Connection, TURBOMODULE, UCLIO, UIOD, UPLC, Visual Soft Logic Control(ler), *VMEaccess*, VMEbus Access, *VMEmanager*, *VMEmonitor*, VMEnet, VMEnet II, and *VMEprobe* are trademarks and The I/O Experts, The I/O Systems Experts, The Soft Logic Experts, and The Total Solutions Provider are service marks of VMIC.













The I/O man figure, IOWorks, IOWorks man figure, UIOC, Visual IOWorks and the VMIC logo are registered trademarks of VMIC.

ActiveX, Microsoft, Microsoft Access, MS-DOS, Visual Basic, Visual C++, Win32, Windows, Windows NT, and XENIX are registered trademarks of Microsoft Corporation.

Celeron and MMX are trademarked, Intel and Pentium are registered trademarks of Intel Corporation.

PICMG and CompactPCI are registered trademarks of PCI Industrial Computer Manufacturers' Group.

Other registered trademarks are the property of their respective owners.

#### **VMIC**

#### All Rights Reserved

This document shall not be duplicated, nor its contents used for any purpose, unless granted express written permission from VMIC.



# **Table of Contents**

| List of Figures                                 | 7  |
|-------------------------------------------------|----|
| List of Tables                                  | 9  |
| Overview                                        | 11 |
| Features                                        | 11 |
| Functional Description                          | 12 |
| Reference Material List                         | 13 |
| Safety Summary                                  | 14 |
| Warnings, Cautions and Notes                    |    |
| Chapter 1 - Theory of Operation                 | 17 |
| Operational Overview                            | 17 |
| Built-in-Test                                   | 17 |
| Board Addressing                                | 19 |
| VMEbus Compatibility Logic                      | 21 |
| Data Transfers                                  | 24 |
| I/O Registers Control Logic                     | 25 |
| Control and Status Register (CSR)               | 26 |
| I/O Data Registers and Transceivers             | 27 |
| Chapter 2 - Configuration and Installation      |    |
| Unpacking Procedures                            | 34 |
| Physical Installation                           | 34 |
| Jumper and Switch Locations                     | 35 |
| Address Modifiers                               |    |
| Address Selection Switches                      | 37 |
| I/O Cable and Card-Edge Connector Configuration | 38 |
|                                                 |    |

## VMIVME-2510B 64-Bit TTL I/O Megamodule

| Chapter 3 - Programming        |    |
|--------------------------------|----|
| Register Map                   |    |
| Built-in-Test                  |    |
| I/O Data Registers             |    |
| I/O Data Registers (Continued) |    |
| CSR Bit Definitions            |    |
| Power-Up/System Reset          | 47 |
| Maintenance                    | 49 |
| Maintenance                    |    |
| Maintenance Prints             |    |

# List of Figures

| Figure 1-1  | Functional Block Diagram                                | 18 |
|-------------|---------------------------------------------------------|----|
| Figure 1-2  | Address Decoder Block Diagram                           | 20 |
| Figure 1-3  | Control Section Diagram                                 | 21 |
| Figure 1-4  | Address Receiver Block Diagram                          | 22 |
| Figure 1-5  | Data Transfer Block Diagram                             | 23 |
| Figure 1-6  | I/O Register Control Logic Block Diagram                | 25 |
| Figure 1-7  | CSR Control Logic Block Diagram                         | 26 |
| Figure 1-8  | I/O Registers Bank A Block Diagram                      | 28 |
| Figure 1-9  | I/O Ports Bank A Block Diagram                          | 29 |
| Figure 1-10 | I/O Registers Bank B Block Diagram                      | 30 |
| Figure 1-11 | I/O Ports Bank B Block Diagram                          | 31 |
| Figure 2-1  | Switch and Jumper Locations                             | 35 |
| Figure 2-2  | Data Register Base Address Select Switches, SW3 and SW1 | 37 |
| Figure 2-3  | CSR Base Address Select Switches, SW4 and SW2           | 37 |
| Figure 2-4  | Cable Connector Configuration                           | 38 |
| Figure 3-1  | Programming Flowchart (Built-in-Test)                   | 42 |
| Figure 3-2  | Programming Flowchart (Built-in-Test Active)            | 43 |



# List of Tables

| Table 2-1 | P3 Pin and Channel Assignment | 39 |
|-----------|-------------------------------|----|
| Table 2-2 | P4 Pin and Channel Assignment | 39 |
| Table 3-1 | Data Register Address Map     | 44 |
| Table 3-2 | CSR Address Map               | 46 |



# **Overview**

# Introduction

#### **Features**

The VMIVME-2510B is a VMEbus compatible 64-Bit TTL Input/Output Board. Its features include:

- The direction of each 8-bit port is individually programmable
- 64 mA sink capability (15 mA source)
- Separate board address decoding for control and data registers
- Built-in-test logic for fault detection and isolation
- Fail LED
- Compatible with VMIVME-9016 intelligent I/O controller
- High reliability DIN type I/O connectors
- 8-, 16-, 32-bit transfers
- Optional open collector outputs

## **Functional Description**

The VMIVME-2510B is a member of VMIC's Megamodule™ family, which is designed with common programming features. Subsystems may be configured with contiguous I/O addresses to conserve memory. Each of these products (VMIVME-1110, VMIVME-2120, VMIVME-2130, and VMIVME-2510B) are designed with two sets of board address switches to provide an efficient memory address map for CSR and I/O addresses. CSR address switches may be set such that all CSR's among a variety of boards in a system may be mapped into contiguous memory locations.

The Megamodule™ product is also designed to support 8-, 16-, and 32-bit data transfers. Specific hardware has been designed into the VMIVME-2510B to support built-in-test functions. The VMIVME-2510B supports both off-line and on-line fault detection and isolation. A front panel Fail LED is used to indicate when a fault exists on this board. Upon power-up or reset, the LED is illuminated. After successfully completing board-level diagnostics, the LED can be extinguished.

#### **Reference Material List**

The reader should refer to "The VMEbus Specification" ANSI/IEEE STD1014-1987 IEC 821 and 297 for a detailed explanation of the VMEbus. "The VMEbus Specification" is available from the following source:

#### VMEbus Specification Rev. C. and the VMEbus Handbook

VMEbus International Trade Assoc. (VITA)
7825 East Gelding Dr.
Suite 104
Scottsdale, AZ 85260
(602) 951-8866
(602) 951-0720 (FAX)
www.vita.com

#### **Physical Description and Specification**

Refer to Specification 800-000103-000 available from: VMIC
12090 South Memorial Pkwy.
Huntsville, AL 35803-3308, USA
(256) 880-0444
(800) 322-3616
FAX: (256) 882-0859
www.vmic.com

The following Application and Configuration Guides are available from VMIC to assist the user in the selection, specification, and implementation of systems based on VMIC's products:

| Title                                                     | Document No.   |
|-----------------------------------------------------------|----------------|
| Digital Input Board Application Guide                     | 825-000000-000 |
| Change-of-State Application Guide                         | 825-000000-002 |
| Digital I/O (with Built-in-Test) Product Line Description | 825-000000-003 |
| Connector and I/O Cable Application Guide                 | 825-000000-006 |

## **Safety Summary**

The following general safety precautions must be observed during all phases of the operation, service and repair of this product. Failure to comply with these precautions or with specific warnings elsewhere in this manual violates safety standards of design, manufacture and intended use of this product.

VMIC assumes no liability for the customer's failure to comply with these requirements.

#### **Ground the System**

To minimize shock hazard, the chassis and system cabinet must be connected to an electrical ground. A three-conductor AC power cable should be used. The power cable must either be plugged into an approved three-contact electrical outlet or used with a three-contact to two-contact adapter with the grounding wire (green) firmly connected to an electrical ground (safety ground) at the power outlet.

### Do Not Operate in an Explosive Atmosphere

Do not operate the system in the presence of flammable gases or fumes. Operation of any electrical system in such an environment constitutes a definite safety hazard.

### **Keep Away from Live Circuits**

Operating personnel must not remove product covers. Component replacement and internal adjustments must be made by qualified maintenance personnel. Do not replace components with power cable connected. Under certain conditions, dangerous voltages may exist even with the power cable removed. To avoid injuries, always disconnect power and discharge circuits before touching them.

### Do Not Service or Adjust Alone

Do not attempt internal service or adjustment unless another person capable of rendering first aid and resuscitation is present.

## Do Not Substitute Parts or Modify System

Because of the danger of introducing additional hazards, do not install substitute parts or perform any unauthorized modification to the product. Return the product to VMIC for service and repair to ensure that safety features are maintained.

## **Dangerous Procedure Warnings**

Warnings, such as the example below, precede only potentially dangerous procedures throughout this manual. Instructions contained in the warnings must be followed.

**WARNING:** Dangerous voltages, capable of causing death, are present in this system. Use extreme caution when handling, testing and adjusting.

# Warnings, Cautions and Notes

**STOP** informs the operator that a practice or procedure should not be performed. Actions could result in injury or death to personnel, or could result in damage to or destruction of part or all of the system.

**WARNING** denotes a hazard. It calls attention to a procedure, practice or condition, which, if not correctly performed or adhered to, could result in injury or death to personnel.

**CAUTION** denotes a hazard. It calls attention to an operating procedure, practice or condition, which, if not correctly performed or adhered to, could result in damage to or destruction of part or all of the system.

**NOTE** denotes important information. It calls attention to a procedure, practice or condition which is essential to highlight.

VMIVME-2510B 64-Bit TTL I/O Megamodule

# Theory of Operation

#### **Contents**

| Board Addressing                    | 19 |
|-------------------------------------|----|
| VMEbus Compatibility Logic          | 21 |
| Data Transfers                      | 24 |
| I/O Registers Control Logic         | 25 |
| Control and Status Register (CSR)   | 26 |
| I/O Data Registers and Transceivers | 27 |

## **Operational Overview**

As shown in the functional block diagram in Figure 1-1 on page 18, the VMIVME-2510B provides for the control/monitoring of 64 output/input lines via eight 8-bit data registers. These 64 bits of I/O are addressable as two 32-bit long words, four 16-bit words, or as eight 8-bit bytes. These eight registers are selected by address bits A2, A1, DS0 and DS1.

Direction control of I/O is on a byte basis. Eight direction control bits in the CSR select whether an octal port is to be input or output. In addition, the CSR contains a Fail LED bit, two test mode bits, and five storage bits that can be used for message passing between VMEbus masters.

#### **Built-in-Test**

The built-in-test feature of the VMIVME-2510B is enabled by asserting the Test Mode (TM) bits in the CSR. Test Mode P3 controls the transceivers for connector P3, while Test Mode P4 controls the P4 transceivers. While in the Test Mode, the I/O transceivers are disabled, allowing data to be looped back through the I/O Data Registers for test purposes without disturbing the device being controlled. A port

must be configured for output before loopback testing can be done. This requires a logic "one" to be written to the appropriate control bit of the CSR. The Test Mode and the Fail LED (FL) bits are initialized active (logic "zero") by system reset. The design of the Built-in-Test hardware supports off-line and on-line fault detection and isolation and on-line fault isolation.



Figure 1-1 Functional Block Diagram

## **Board Addressing**

The VMIVME-2510B is designed to support data transfers in supervisory or non-privileged short I/O memory space. A jumper is provided as shown in Figure 1-2 on page 20 (Address Decoder Block Diagram) to allow user selection of either I/O access type. The jumper (J1) is shown on the logic diagram Figure 1-7 on page 26. The VMIVME-2510B is factory configured (Jumper J1 is not installed) to respond to short-supervisory I/O access.

The VMIVME-2510B is designed with two sets of board select switches and decode logic, as shown in Figure 1-2 on page 20, to provide an efficient memory address map for CSR and I/O addresses. This feature allows the user to map CSR and I/O addresses into contiguous memory locations when configuring subsystems that require more than one board.



Figure 1-2 Address Decoder Block Diagram

# **VMEbus Compatibility Logic**

Typical VMEbus drivers, receivers and control logic are shown in Figure 1-3, Figure 1-4 on page 22 and Figure 1-5 on page 23.



Figure 1-3 Control Section Diagram



Figure 1-4 Address Receiver Block Diagram



Figure 1-5 Data Transfer Block Diagram

## **Data Transfers**

Data transfer transceivers are shown in Figure 1-5 on page 23. The data transceivers are designed to support write and read operations on 8-, 16-, and 32-bit boundaries.

# I/O Registers Control Logic

The VMIVME-2510B is designed utilizing the AMD2952 dual-rank octal bi-directional bus latch. The control logic shown in Figure 1-6 is designed to support I/O transfers to eight 8-bit registers. To simplify the control logic design, the read and write control logic is separated to take advantage of the 2952's control lines. As shown in Figure 1-6 below, U6 separates the control signals into write and read register strobes, and U22 provides additional control logic to allow 8-, 16-, and 32-bit data transfers.



Figure 1-6 I/O Register Control Logic Block Diagram

# Control and Status Register (CSR)

The CSR is a 16-bit read/write data register that is independently selectable as described in *Board Addressing* on page 19. The CSR controls the direction of data transfers on each 8-bit I/O port, the Built-in-Test operations, and the front panel Fail LED. Bits 0 through 4 are not used for on-board operations; therefore, the user may program these bits as system resource flags, or semaphores, if required. The CSR is initialized active (outputs are logic "zeros") by a system reset. This enables both Test Mode bits, which places the transceivers in the TRI-STATE mode, and lights the front panel Fail LED. CSR control logic is shown in Figure 1-7 below.



Figure 1-7 CSR Control Logic Block Diagram

# I/O Data Registers and Transceivers

The VMIVME-2510B is designed utilizing eight octal bi-directional registers (AMD 2952), as shown in Figure 1-8 on page 28 through Figure 1-11 on page 31. The I/O data port of each register is connected to an I/O transceiver as shown in Figure 1-9 on page 29 and Figure 1-11 on page 31. These transceivers provide the I/O buffering for the data received from, or transmitted to, the user device connected to the P3 and P4 front panel connectors. The VMIVME-2510B may be ordered with open collector outputs and optional pull-up resistors as shown in Figure 1-9 on page 29 and Figure 1-11 on page 31; however, this option is available as 64 output bits only.



Figure 1-8 I/O Registers Bank A Block Diagram



Figure 1-9 I/O Ports Bank A Block Diagram



Figure 1-10 I/O Registers Bank B Block Diagram



Figure 1-11 I/O Ports Bank B Block Diagram

# Configuration and Installation

## **Contents**

| Unpacking Procedures                            | 34 |
|-------------------------------------------------|----|
| Jumper and Switch Locations                     | 35 |
| Address Modifiers                               | 36 |
| Address Selection Switches                      | 37 |
| I/O Cable and Card-Edge Connector Configuration | 38 |

### Introduction

This Chapter explains the proper unpacking and installation procedures for the VMIVME-2510B 64-bit TTL I/O Megamodule. Address and node configurations are also discussed.

## **Unpacking Procedures**

**CAUTION:** Some of the components assembled on VMIC's products may be sensitive to electrostatic discharge and damage may occur on boards that are subjected to a high-energy electrostatic field. When the board is placed on a bench for configuring, etc., it is suggested that conductive material should be inserted under the board to provide a conductive shunt. Unused boards should be stored in the same protective boxes in which they were shipped.

Upon receipt, any precautions found in the shipping container should be observed. All items should be carefully unpacked and thoroughly inspected for damage that might have occurred during shipment. The board(s) should be checked for broken components, damaged printed circuit board(s), heat damage, and other visible contamination. All claims arising from shipping damage should be filed with the carrier and a complete report sent to VMIC together with a request for advice concerning the disposition of the damaged item(s).

### **Physical Installation**

**CAUTION**: Do not install or remove the board while power is applied.

De-energize the equipment and insert the board into an appropriate slot of the chassis. While ensuring that the board is properly aligned and oriented in the supporting board guides, slide the board smoothly forward against the mating connector until firmly seated.

# **Jumper and Switch Locations**

The physical positions of the jumpers and switches described in this section are shown in Figure 2-1.



Figure 2-1 Switch and Jumper Locations

## **Address Modifiers**

The VMIVME-2510B is configured at the factory to respond to short supervisory I/O access. This configuration can be changed to short non-privileged by installing jumper J1.

### **Address Selection Switches**

Two sets of board select switches are provided. The switches shown in Figure 2-2 select the base address of the Data Registers, and the switches shown in Figure 2-3 select the CSR base address. The figures also show the switches used in the addressing scheme.



THE DATA BASE ADDRESS EXAMPLE ABOVE IS FOR FF00 HEX.

Figure 2-2 Data Register Base Address Select Switches, SW3 and SW1



THE CONTROL REGISTER BASE ADDRESS EXAMPLE ABOVE IS FOR FFF0 HEX.

Figure 2-3 CSR Base Address Select Switches, SW4 and SW2

## I/O Cable and Card-Edge Connector Configuration

The I/O connectors (P3 and P4) on the VMIVME-2510B are 64-pin DIN standard and were selected by VMIC because of their high quality. Although these connectors are generally used with flat ribbon cables, a variety of cables and mating connectors are available for most user requirements. The user should refer to VMIC's Connector and I/O Cable Applications Guide (VMIC Publication 825-000000-006) for additional information concerning the variety of possible cabling and connector types available.

Details concerning I/O connections are shown in Figure 2-4 below. This figure has conductor no. 1 shown at the bottom of the connector as it plugs into the header, due to pin no. 1 of P3 and P4 being mounted as shown. Table 2-1 on page 39 and Table 2-2 on page 39 depict the P3 and P4 connector pin assignments for the 64 I/O channels of the VMIVME-2510B. A compatible flat-ribbon cable connector for the VMIVME-2510B is Panduit No. 120-964-435E and strain relief, Panduit No. 100-000-032.



Figure 2-4 Cable Connector Configuration

Table 2-1 P3 Pin and Channel Assignment

| P                       | 3*                   | Р          | 3*          |
|-------------------------|----------------------|------------|-------------|
| Row A Pin#              | Channel No.          | Row A Pin# | Channel No. |
| 32                      | 63                   | 16         | 47          |
| 31                      | 62                   | 15         | 46          |
| 30                      | 61                   | 14         | 45          |
| 29                      | 60                   | 13         | 44          |
| 28                      | 59                   | 12         | 43          |
| 27                      | 58                   | 11         | 42          |
| 26                      | 57                   | 10         | 41          |
| 25                      | 56                   | 09         | 40          |
| 24                      | 55                   | 08         | 39          |
| 23                      | 54                   | 07         | 38          |
| 22                      | 53                   | 06         | 37          |
| 21                      | 52                   | 05         | 36          |
| 20                      | 51                   | 04         | 35          |
| 19                      | 50                   | 03         | 34          |
| 18                      | 49                   | 02         | 33          |
| 17                      | 48                   | 01         | 32          |
| All P3 Row C pins are o | connected to ground. | 4-         | •           |

Table 2-2 P4 Pin and Channel Assignment

| Р                       | 4*                   | Р          | 4*          |
|-------------------------|----------------------|------------|-------------|
| Row A Pin#              | Channel No.          | Row A Pin# | Channel No. |
| 32                      | 31                   | 16         | 15          |
| 31                      | 30                   | 15         | 14          |
| 30                      | 29                   | 14         | 13          |
| 29                      | 28                   | 13         | 12          |
| 28                      | 27                   | 12         | 11          |
| 27                      | 26                   | 11         | 10          |
| 26                      | 25                   | 10         | 09          |
| 25                      | 24                   | 09         | 08          |
| 24                      | 23                   | 08         | 07          |
| 23                      | 22                   | 07         | 06          |
| 22                      | 21                   | 06         | 05          |
| 21                      | 20                   | 05         | 04          |
| 20                      | 19                   | 04         | 03          |
| 19                      | 18                   | 03         | 02          |
| 18                      | 17                   | 02         | 01          |
| 17                      | 16                   | 01         | 00          |
| All P4 Row C pins are o | connected to ground. | <u> </u>   | •           |

# **Programming**

#### **Contents**

| Built-in-Test.        | 42         |
|-----------------------|------------|
| I/O Data Registers    | <b>4</b> 4 |
| CSR Bit Definitions   | 46         |
| Power-Up/System Reset | 47         |

#### Introduction

#### **Register Map**

The VMIVME-2510B contains eight 8-bit I/O Data Registers and a 16-bit CSR. The I/O Data Registers allow access of 64 I/O channels and are addressable as two 32-bit long words, four 16-bit words, or as eight 8-bit bytes (see Table 3-1 on page 44). The CSR is addressable as a 16-bit word or as two 8-bit bytes (see Table 3-2 on page 46).

The register numbering is based on the hexadecimal address of each register; whereas, the input/output channel numbers are based on the CPU bit numbering and location of the least significant byte in a long word. For example, if a long word is written to address XXX4, the least significant byte will be placed in data register DR7, with bit 0 of DR7 being the least significant bit of the long word. Figure 3-1 on page 42 shows a basic VMIVME-2510B programming flow chart.

#### **Built-in-Test**

The Built-in-Test feature of this board lends itself to two basic modes of testing, off-line and on-line. The first, off-line, is characterized by the I/O ports being disabled from the field electronics such that on-board testing will not affect any external equipment. This off-line mode of test is initiated by setting CSRU to all ones and setting both Test Mode bits in CSRL to zero. The VMIVME-2510B has a separate test mode bit for each I/O connector. Setting a test mode bit to "0" allows for Data Register loopback testing whereby the programmer can write to a Data Register and read back the data for comparison. While a Test Mode (TM) bit is active, for an I/O connector, all testing will be transparent to the user equipment associated with that connector. A Test Programming Flowchart is shown in Figure 3-2 on page 43.

A second mode of test can be performed while the VMIVME-2510B is on-line, (TM=1). All ports that are output ports can be tested by performing a read from the corresponding Data Register. This "loopback" mode of test can be useful when the programmer requires an on-line "health test" of the board. Data loopback can only be performed on a register initialized as an output (i.e., the corresponding port direction bit is a one).



NOTE: At system reset, I/O transceivers are "TRI Stated" and the Fail LED is illuminated.

Figure 3-1 Programming Flowchart (Built-in-Test)



**NOTE:** At system reset, I/O transceivers are "TRI Stated" and the Fail LED is illuminated.

Figure 3-2 Programming Flowchart (Built-in-Test Active)



## I/O Data Registers

Table 3-1 Data Register Address Map

| Relative Address* | Mnemonic | Name/Function   | Port |
|-------------------|----------|-----------------|------|
| \$XXX0            | DR0      | Data Register 0 | 4    |
| \$XXX1            | DR1      | Data Register 1 | 3    |
| \$XXX2            | DR2      | Data Register 2 | 2    |
| \$XXX3            | DR3      | Data Register 3 | 1    |
| \$XXX4            | DR4      | Data Register 4 | 8    |
| \$XXX5            | DR5      | Data Register 5 | 7    |
| \$XXX6            | DR6      | Data Register 6 | 6    |
| \$XXX7            | DR7      | Data Register 7 | 5    |

 $\label{NOTE: NOTE: NOT$ 

|        | \$XXX0 DR0, Port 4 |        |        |        |        |        |        |
|--------|--------------------|--------|--------|--------|--------|--------|--------|
| Bit 31 | Bit 30             | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 |
|        |                    |        |        |        |        |        |        |

|        | \$XXX1 DR1, Port 3 |        |        |        |        |        |        |  |
|--------|--------------------|--------|--------|--------|--------|--------|--------|--|
| Bit 23 | Bit 22             | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 |  |
|        |                    |        |        |        |        |        |        |  |

|        | \$XXX2 DR2, Port 2 |        |        |        |        |        |        |  |
|--------|--------------------|--------|--------|--------|--------|--------|--------|--|
| Bit 15 | Bit 14             | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |
|        |                    |        |        |        |        |        |        |  |

|        | \$XXX3 DR3, Port 1 |        |        |        |        |        |        |  |  |
|--------|--------------------|--------|--------|--------|--------|--------|--------|--|--|
| Bit 07 | Bit 06             | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |  |
|        |                    |        |        |        |        |        |        |  |  |

|        | \$XXX4 DR4, Port 8 |        |        |        |        |        |        |
|--------|--------------------|--------|--------|--------|--------|--------|--------|
| Bit 31 | Bit 30             | Bit 29 | Bit 28 | Bit 27 | Bit 26 | Bit 25 | Bit 24 |
|        |                    |        |        |        |        |        |        |

## I/O Data Registers (Continued)

| \$XXX5 DR5, Port 7 |        |        |        |        |        |        |        |
|--------------------|--------|--------|--------|--------|--------|--------|--------|
| Bit 23             | Bit 22 | Bit 21 | Bit 20 | Bit 19 | Bit 18 | Bit 17 | Bit 16 |
|                    |        |        |        |        |        |        |        |

|        | \$XXX6 DR6, Port 6 |        |        |        |        |        |        |  |
|--------|--------------------|--------|--------|--------|--------|--------|--------|--|
| Bit 15 | Bit 14             | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |  |
|        |                    |        |        |        |        |        |        |  |

|        | \$XXX7 DR7, Port 5 |        |        |        |        |        |        |  |
|--------|--------------------|--------|--------|--------|--------|--------|--------|--|
| Bit 07 | Bit 06             | Bit 05 | Bit 04 | Bit 03 | Bit 02 | Bit 01 | Bit 00 |  |
|        |                    |        |        |        |        |        |        |  |

**CSR Bit Definitions** 

Table 3-2 CSR Address Map

| Relative Address* | Mnemonic | Name/Function  |  |  |
|-------------------|----------|----------------|--|--|
| \$YYY0            | CSRU     | CSR Upper Byte |  |  |
| \$YYY1            | CSRL     | CSR Lower Byte |  |  |

 $\bf NOTE:$  \* YYY of the CSR address is determined by CSR address select switches S4 and S2. See Figure 2-3 on page 37

| Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 09 | Bit 08 |
|--------|--------|--------|--------|--------|--------|--------|--------|
| Port 1 | Port 2 | Port 3 | Port 1 | Port   | Port   | Port   | Port   |
| (DR3)  | (DR2)  | (DR1)  | (DR0)  | (DR7)  | (DR6)  | (DR5)  | (DR4)  |

| \$YYY1 CSRL (Test Mode and Fail LED Control) |                               |                                  |        |        |               |        |        |  |
|----------------------------------------------|-------------------------------|----------------------------------|--------|--------|---------------|--------|--------|--|
| Bit 07                                       | Bit 06                        | Bit 05                           | Bit 04 | Bit 03 | Bit 02        | Bit 01 | Bit 00 |  |
| Test Mode<br>P3<br>0 = Test Mode             | Fail LED<br>1 = Off<br>0 = On | Test Mode<br>P4<br>0 = Test Mode |        | Use    | r-Defined Sto | rage   |        |  |

## Power-Up/System Reset

Upon power-up or when a system reset is performed, all bits will be cleared to zero in the CSR. Thus the VMIVME-2510B is in the test mode with the front panel LED illuminated and the output drivers are Tri-stated.

## Maintenance

#### **Maintenance**

This section provides information relative to the care and maintenance of VMIC's products. If the product malfunctions, verify the following:

- System power
- Software
- System configuration
- Electrical connections
- Jumper or configuration options
- Boards are fully inserted into their proper connector location
- Connector pins are clean and free from contamination
- No components of adjacent boards are disturbed when inserting or removing the board from the chassis
- Quality of cables and I/O connections

If products must be returned, contact VMIC for a Return Material Authorization (RMA) Number. This RMA Number must be obtained prior to any return.

Contact VMIC Customer Care at 1-800-240-7782, or E-mail: customer.service@vmic.com

## **Maintenance Prints**

User level repairs are not recommended. The drawings and tables in this manual are for reference purposes only.